ADI AD9512: 1.2 GHz Clock Distribution IC, Two 1.6 GHz Inputs, Dividers, Delay Adjust, Five Outputs 2012/05/29 Analog Devices
Analog
The AD9512 provides a multi-output clock distribution in a design that emphasizes low jitter and low phase noise to maximize data converter performance. Other applications with demanding phase noise and jitter requirements can also benefit from this part.
There are five independent clock outputs. Three outputs are LVPECL (1.2 GHz), and two are selectable as either LVDS (800 MHz) or CMOS (250 MHz) levels.
Each output has a programmable divider that may be bypassed or set to divide by any integer up to 32. The phase of one clock output relative to another clock output may be varied by means of a divider phase select function that serves as a coarse timing adjustment.
One of the LVDS/CMOS outputs features a programmable delay element with a range of up to 10 ns of delay. This fine tuning delay block has 5-bit resolution, giving 32 possible delays from which to choose.
The AD9512 is ideally suited for data converter clocking applications where maximum converter performance is achieved by encode signals with subpicosecond jitter.
The AD9512 is available in a 48-lead LFCSP and can be operated from a single 3.3 V supply. The temperature range is −40°C to +85°C.
Companies Website:
http://components-asiapac.arrow.com/en/new_product/4529/
Analog Devices News Release
2015/02/13 Analog Devices
Power Supply
2015/01/23 Analog Devices
Analog
2014/12/17 Analog Devices
Analog
2014/10/10 Analog Devices
RF & Micro Wave
2014/09/16 Analog Devices
Analog
Related News Release
2024/12/03
STMicroelectronics
Analog
2024/09/30
STMicroelectronics
Analog
2024/04/23
STMicroelectronics
Analog
2024/04/02
STMicroelectronics
Analog
2024/03/18
STMicroelectronics
Analog